<?xml version="1.0"?>
<feed xmlns="http://www.w3.org/2005/Atom" xml:lang="en">
	<id>https://wiki.kamamilabs.com/index.php?action=history&amp;feed=atom&amp;title=ZL14PLD</id>
	<title>ZL14PLD - Revision history</title>
	<link rel="self" type="application/atom+xml" href="https://wiki.kamamilabs.com/index.php?action=history&amp;feed=atom&amp;title=ZL14PLD"/>
	<link rel="alternate" type="text/html" href="https://wiki.kamamilabs.com/index.php?title=ZL14PLD&amp;action=history"/>
	<updated>2026-04-28T17:34:42Z</updated>
	<subtitle>Revision history for this page on the wiki</subtitle>
	<generator>MediaWiki 1.42.3</generator>
	<entry>
		<id>https://wiki.kamamilabs.com/index.php?title=ZL14PLD&amp;diff=2683&amp;oldid=prev</id>
		<title>Anna Kubacka at 09:20, 24 September 2020</title>
		<link rel="alternate" type="text/html" href="https://wiki.kamamilabs.com/index.php?title=ZL14PLD&amp;diff=2683&amp;oldid=prev"/>
		<updated>2020-09-24T09:20:20Z</updated>

		<summary type="html">&lt;p&gt;&lt;/p&gt;
&lt;table style=&quot;background-color: #fff; color: #202122;&quot; data-mw=&quot;interface&quot;&gt;
				&lt;col class=&quot;diff-marker&quot; /&gt;
				&lt;col class=&quot;diff-content&quot; /&gt;
				&lt;col class=&quot;diff-marker&quot; /&gt;
				&lt;col class=&quot;diff-content&quot; /&gt;
				&lt;tr class=&quot;diff-title&quot; lang=&quot;en&quot;&gt;
				&lt;td colspan=&quot;2&quot; style=&quot;background-color: #fff; color: #202122; text-align: center;&quot;&gt;← Older revision&lt;/td&gt;
				&lt;td colspan=&quot;2&quot; style=&quot;background-color: #fff; color: #202122; text-align: center;&quot;&gt;Revision as of 09:20, 24 September 2020&lt;/td&gt;
				&lt;/tr&gt;&lt;tr&gt;&lt;td colspan=&quot;2&quot; class=&quot;diff-lineno&quot; id=&quot;mw-diff-left-l6&quot;&gt;Line 6:&lt;/td&gt;
&lt;td colspan=&quot;2&quot; class=&quot;diff-lineno&quot;&gt;Line 6:&lt;/td&gt;&lt;/tr&gt;
&lt;tr&gt;&lt;td class=&quot;diff-marker&quot;&gt;&lt;/td&gt;&lt;td style=&quot;background-color: #f8f9fa; color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #eaecf0; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt;[[File:Zl14pld_skos_czarny.jpg|none|400px|thumb|center]]&lt;/div&gt;&lt;/td&gt;&lt;td class=&quot;diff-marker&quot;&gt;&lt;/td&gt;&lt;td style=&quot;background-color: #f8f9fa; color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #eaecf0; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt;[[File:Zl14pld_skos_czarny.jpg|none|400px|thumb|center]]&lt;/div&gt;&lt;/td&gt;&lt;/tr&gt;
&lt;tr&gt;&lt;td class=&quot;diff-marker&quot;&gt;&lt;/td&gt;&lt;td style=&quot;background-color: #f8f9fa; color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #eaecf0; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt;&amp;lt;/center&amp;gt;&lt;/div&gt;&lt;/td&gt;&lt;td class=&quot;diff-marker&quot;&gt;&lt;/td&gt;&lt;td style=&quot;background-color: #f8f9fa; color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #eaecf0; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt;&amp;lt;/center&amp;gt;&lt;/div&gt;&lt;/td&gt;&lt;/tr&gt;
&lt;tr&gt;&lt;td class=&quot;diff-marker&quot; data-marker=&quot;−&quot;&gt;&lt;/td&gt;&lt;td style=&quot;color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #ffe49c; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt; &lt;/div&gt;&lt;/td&gt;&lt;td class=&quot;diff-marker&quot; data-marker=&quot;+&quot;&gt;&lt;/td&gt;&lt;td style=&quot;color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #a3d3ff; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt;&lt;ins style=&quot;font-weight: bold; text-decoration: none;&quot;&gt; &lt;/ins&gt;&lt;/div&gt;&lt;/td&gt;&lt;/tr&gt;
&lt;tr&gt;&lt;td class=&quot;diff-marker&quot;&gt;&lt;/td&gt;&lt;td style=&quot;background-color: #f8f9fa; color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #eaecf0; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt;===== Basic paremeters =====&lt;/div&gt;&lt;/td&gt;&lt;td class=&quot;diff-marker&quot;&gt;&lt;/td&gt;&lt;td style=&quot;background-color: #f8f9fa; color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #eaecf0; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt;===== Basic paremeters =====&lt;/div&gt;&lt;/td&gt;&lt;/tr&gt;
&lt;tr&gt;&lt;td class=&quot;diff-marker&quot;&gt;&lt;/td&gt;&lt;td style=&quot;background-color: #f8f9fa; color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #eaecf0; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt;* CPLD XC2C256 chip (256 macrocells) from CoolRunner-II family in VQFP100 package&lt;/div&gt;&lt;/td&gt;&lt;td class=&quot;diff-marker&quot;&gt;&lt;/td&gt;&lt;td style=&quot;background-color: #f8f9fa; color: #202122; font-size: 88%; border-style: solid; border-width: 1px 1px 1px 4px; border-radius: 0.33em; border-color: #eaecf0; vertical-align: top; white-space: pre-wrap;&quot;&gt;&lt;div&gt;* CPLD XC2C256 chip (256 macrocells) from CoolRunner-II family in VQFP100 package&lt;/div&gt;&lt;/td&gt;&lt;/tr&gt;
&lt;/table&gt;</summary>
		<author><name>Anna Kubacka</name></author>
	</entry>
	<entry>
		<id>https://wiki.kamamilabs.com/index.php?title=ZL14PLD&amp;diff=1978&amp;oldid=prev</id>
		<title>Anna Kubacka: Created page with &quot;__jzpdf__ ===== Description ===== DipPLD module was developed to make easier common using of CPLD chips by constructors, which can not or will not invest in automated componen...&quot;</title>
		<link rel="alternate" type="text/html" href="https://wiki.kamamilabs.com/index.php?title=ZL14PLD&amp;diff=1978&amp;oldid=prev"/>
		<updated>2018-08-14T12:08:24Z</updated>

		<summary type="html">&lt;p&gt;Created page with &amp;quot;__jzpdf__ ===== Description ===== DipPLD module was developed to make easier common using of CPLD chips by constructors, which can not or will not invest in automated componen...&amp;quot;&lt;/p&gt;
&lt;p&gt;&lt;b&gt;New page&lt;/b&gt;&lt;/p&gt;&lt;div&gt;__jzpdf__&lt;br /&gt;
===== Description =====&lt;br /&gt;
DipPLD module was developed to make easier common using of CPLD chips by constructors, which can not or will not invest in automated component mounting system of elements with small pitch (0.5mm).&lt;br /&gt;
&lt;br /&gt;
&amp;lt;center&amp;gt;&lt;br /&gt;
[[File:Zl14pld_skos_czarny.jpg|none|400px|thumb|center]]&lt;br /&gt;
&amp;lt;/center&amp;gt;&lt;br /&gt;
&lt;br /&gt;
===== Basic paremeters =====&lt;br /&gt;
* CPLD XC2C256 chip (256 macrocells) from CoolRunner-II family in VQFP100 package&lt;br /&gt;
* 16 lines with buffers adjusted to 5V signals&lt;br /&gt;
* Embedded clock frequency adjusted generator and oscillator 32.768kHz&lt;br /&gt;
* Module adapted to using with ZL15PLD board&lt;br /&gt;
&lt;br /&gt;
===== Standard equipment =====&lt;br /&gt;
&amp;lt;center&amp;gt;&lt;br /&gt;
{| class=&amp;quot;wikitable&amp;quot;  style=&amp;quot;width: 1000px;&amp;quot;&lt;br /&gt;
|-&lt;br /&gt;
! style=&amp;quot;text-align: center;&amp;quot;|Code&lt;br /&gt;
! style=&amp;quot;text-align: center;&amp;quot;|Description&lt;br /&gt;
|-&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|&amp;lt;b&amp;gt; ZL14PLD &amp;lt;/b&amp;gt;&lt;br /&gt;
| style=&amp;quot;text-align: left;&amp;quot;|&lt;br /&gt;
* Assembled and launched module with XC2C256 chip&lt;br /&gt;
|}&lt;br /&gt;
&amp;lt;/center&amp;gt;&lt;br /&gt;
&lt;br /&gt;
===== Electrical schematic =====&lt;br /&gt;
&amp;lt;center&amp;gt;&lt;br /&gt;
[[File:zl14pld_sch.png|none|800px|thumb|center]]&lt;br /&gt;
&amp;lt;/center&amp;gt;&lt;br /&gt;
&lt;br /&gt;
===== Position of the most important elements of module =====&lt;br /&gt;
&lt;br /&gt;
&amp;lt;center&amp;gt;&lt;br /&gt;
[[File:zl14pld_pcb_png.png|none|600px|thumb|center]]&lt;br /&gt;
&amp;lt;/center&amp;gt;&lt;br /&gt;
&lt;br /&gt;
===== Module output description =====&lt;br /&gt;
&lt;br /&gt;
&amp;lt;center&amp;gt;&lt;br /&gt;
[[File:zl14pld_zlacza.png|none|600px|thumb|center]]&lt;br /&gt;
&amp;lt;/center&amp;gt;&lt;br /&gt;
&lt;br /&gt;
===== JTAG connector =====&lt;br /&gt;
Module is equipped with 10-pins IDC connector. To the connector can be connected programer/configurator ISP (e.g. ZL11PRG or ZL4PRG). Position of IDC connector and signals was presented on the picture below.&lt;br /&gt;
&lt;br /&gt;
&amp;lt;center&amp;gt;&lt;br /&gt;
[[File:zl14pld_jtag.png|none|600px|thumb|center]]&lt;br /&gt;
&amp;lt;/center&amp;gt;&lt;br /&gt;
&lt;br /&gt;
===== Buffers adjusted to the 5V signals =====&lt;br /&gt;
Module is equipped with two 8-pins buffers ST2378, which make possible to lead to the programmable chip 16 lines with signals 5V or 3.3V. Configuration of buffers depends on jumpers BANK1 (JP3) and BANK2 (JP4). Description of configuration was presented below.&lt;br /&gt;
&amp;lt;center&amp;gt;&lt;br /&gt;
{| class=&amp;quot;wikitable&amp;quot;  style=&amp;quot;width: 1000px;&amp;quot;&lt;br /&gt;
|-&lt;br /&gt;
! style=&amp;quot;text-align: center;”|Signal level&lt;br /&gt;
! style=&amp;quot;text-align: center;&amp;quot;|I/O lines&lt;br /&gt;
! style=&amp;quot;text-align: center;”|Jumper configuration&lt;br /&gt;
|-&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|3,3 V&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|p28, p29, p30, p32, p33, p34, p35, p36&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|BANK1 in position 3,3 V (1-2)&lt;br /&gt;
|-&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|5 V&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|p28, p29, p30, p32, p33, p34, p35, p36&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|BANK1 in position 5 V (2-3)&lt;br /&gt;
|-&lt;br /&gt;
| style=&amp;quot;text-align: center;”|3,3 V&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|p68, p70, p71, p72, p73, p74, p76, p77&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|BANK2 in position 3,3 V (1-2)&lt;br /&gt;
|-&lt;br /&gt;
| style=&amp;quot;text-align: center;”|5 V&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|p68, p70, p71, p72, p73, p74, p76, p77&lt;br /&gt;
| style=&amp;quot;text-align: center;&amp;quot;|BANK2 in position 5 V (2-3)&lt;br /&gt;
&lt;br /&gt;
|}&lt;br /&gt;
&amp;lt;/center&amp;gt;&lt;br /&gt;
&lt;br /&gt;
&lt;br /&gt;
&amp;lt;center&amp;gt;&lt;br /&gt;
[[File:zl14pld_bufory.png|none|600px|thumb|center]]&lt;br /&gt;
&amp;lt;/center&amp;gt;&lt;br /&gt;
&lt;br /&gt;
===== Clock signal sources =====&lt;br /&gt;
ZL12PLD module is equipped with two clock signal sources: oscillator 32.768kHz and adjusted clock generator based on 555 timer, which frequency can be controlled with potentiometer F_GCK1 (P1).&lt;br /&gt;
&lt;br /&gt;
&amp;lt;center&amp;gt;&lt;br /&gt;
[[File:zl14pld_gen555.png|none|600px|thumb|center]]&lt;br /&gt;
&amp;lt;/center&amp;gt;&lt;/div&gt;</summary>
		<author><name>Anna Kubacka</name></author>
	</entry>
</feed>